

# AN4394 Application note

Evaluation board for SPV1050 ULP harvester (boost architecture)

**Domenico Ragonese** 

## Introduction

The STEVAL-ISV019V1 is an evaluation board based on the SPV1050 ultralow power energy harvester and battery charger. For any detail related to the SPV1050 features and performances please refer to the SPV1050 datasheet.

The evaluation board implements the boost configuration of the DC-DC converter and has the purpose of enhancing the SPV1050 based applications development by testing the silicon performance thanks to many jumpers and test points, and by helping to find out the best system configuration to make the SPV1050 working at the most of efficiency.

The STEVAL-ISV019V1 is configured to harvest energy from PV panels supplying  $0.5 \text{ V} \le \text{V}_{\text{MP}} \le 2.5 \text{ V}$  and  $30 \text{ }\mu\text{A} \le \text{I}_{\text{MP}} \le 20 \text{ }\text{mA}$  and charge a battery with the 3.7 V undervoltage protection threshold (V<sub>UVP</sub>) and 4.2 V end of charge voltage threshold (V<sub>EOC</sub>).

Nevertheless, few easy changes on the application components (input and output resistor partitioning,  $C_{IN}$  capacitor) allow to use a different PV panel and source (like TEG), and a battery, by setting the  $V_{MPP\_SET}$ , the  $V_{UVP}$  and the  $V_{EOC}$  thresholds according to the new requirements. More in detail, operating ranges can be extended as follows:  $V_{MP}$  from 150 mV up to 5 V,  $I_{MP}$  up to 100 mA,  $V_{UVP}$  down to 2.2 V and  $V_{EOC}$  up to 5.3 V.

The STEVAL-ISV019V1 evaluation board is shown in *Figure 1*.



## Figure 1. STEVAL-ISV019V1 evaluation board

## Contents

| 1 | Schematic and bill of material |          |                       |  |  |
|---|--------------------------------|----------|-----------------------|--|--|
| 2 | Syste                          | em setu  | p                     |  |  |
| 3 | Layou                          | ut       |                       |  |  |
| 4 | Comp                           | onent    | selection             |  |  |
|   | 4.1                            | MPPT s   | setting 12            |  |  |
|   | 4.2                            | Input ca | apacitance            |  |  |
|   | 4.3                            | Capacit  | ance on MPP-REF pin   |  |  |
|   |                                | 4.3.1    | Inductor selection    |  |  |
|   |                                | 4.3.2    | Output voltage ripple |  |  |
|   |                                | 4.3.3    | UVP and EOC setting   |  |  |
| 5 | Board                          | d descri | ption                 |  |  |
| 6 | Revis                          | ion his  | tory                  |  |  |



## **1** Schematic and bill of material

The schematic, bill of material and gerber files can be downloaded from the Design resources tab of the STEVAL-ISV019V1 product folder on *www.st.com*.











Figure 3. STEVAL-ISV019V1 application diagram



| D    |
|------|
| ocll |
| 000  |
| 255  |
| 12   |
| R€   |
| ž    |
| N    |

5

|          | Table 1. Bill of material |               |            |                             |                |                    |      |                   |                                           |                    |                        |                                                |  |
|----------|---------------------------|---------------|------------|-----------------------------|----------------|--------------------|------|-------------------|-------------------------------------------|--------------------|------------------------|------------------------------------------------|--|
| Sect.    | ltem                      | Quan-<br>tity | Reference  | Part /<br>value             | Tolerance<br>% | Voltage<br>current | Watt | Technol.<br>info. | Package                                   | Manufacturer       | Manufacturer<br>code   | More information                               |  |
|          | 1                         | 1             | U1         | SPV1050                     |                |                    |      |                   | VFQFPN<br>3 x 3 x 1<br>20L (code<br>A0BR) | ST                 | SPV1050                |                                                |  |
|          | 2                         | 1             | CN1        | 2-way<br>screw<br>connector |                |                    |      |                   |                                           | TE<br>Connectivity | 282834-2               | Input connector for PV panel or TEG            |  |
| D        | 3                         | 1             | C1         | 4.7 µF                      | 15%            | 16 V               |      |                   | 0805                                      | Murata             | GCM21BR71C4<br>75KA73L | Input capacitance                              |  |
| C-DC inp | 4                         | 0             | C2 (DNM)   | 4.7 µF                      | 15%            | 16 V               |      |                   | 0805                                      | Murata             | GCM21BR71C4<br>75KA73L |                                                |  |
| out sec  | 5                         | 3             | J1, J2, J3 | jumper                      |                |                    |      | Pitch<br>2.54 mm  | TH                                        |                    |                        | Enable/disable MPPT                            |  |
| tion     | 8                         | 1             | R1         | 0 Ω                         | 1%             |                    |      |                   | 0805                                      | VISHAY             | CRCW08052M7<br>0FKEA   |                                                |  |
|          | 9                         | 1             | R2         | 1.5 MΩ                      | 1%             |                    |      |                   | 0805                                      | VISHAY             | CRCW08051M5<br>0FKEA   | Resistor partitioning for<br>MPP track/setting |  |
|          | 10                        | 1             | R3         | 8.2 MΩ                      | 1%             |                    |      |                   | 0805                                      | YAGEO              | 232273468205           |                                                |  |
|          | 11                        | 1             | L1         | 22 µH                       | 20%            |                    |      |                   |                                           | Coilcraft          | LPS4018-<br>223ML_     | DC-DC inductor                                 |  |
|          | 12                        | 1             | C8         | 10 nF                       | 15%            | 16 V               |      | X7R               | 0603                                      | Murata             | GRM188R71C1<br>03KA01D | Voltage sampling time constant capacitance     |  |

6/19

|              |      |               |           |                             |                | able 1. E          | SIII Of | material (        | continued | )                  |                           |                                                                                                          |
|--------------|------|---------------|-----------|-----------------------------|----------------|--------------------|---------|-------------------|-----------|--------------------|---------------------------|----------------------------------------------------------------------------------------------------------|
| Sect.        | ltem | Quan-<br>tity | Reference | Part /<br>value             | Tolerance<br>% | Voltage<br>current | Watt    | Technol.<br>info. | Package   | Manufacturer       | Manufacturer<br>code      | More information                                                                                         |
|              | 13   | 1             | CN4       | 2-way<br>screw<br>connector |                |                    |         |                   |           | TE<br>Connectivity | 282834-2                  | Connector for externa supply of pin STORE                                                                |
| Ш            | 14   | 1             | C9        | 47 µF                       | 20%            | 10 V               |         |                   | 0805      | TDK                | C2012X5R1A47<br>6M125AC   |                                                                                                          |
| Sattery      | 15   | 1             | R4        | 6.2 MΩ                      | 5%             |                    |         |                   | 0805      | RS                 | RS-0805-6m2-<br>5%-0.125W |                                                                                                          |
| sectio       | 16   | 1             | R5        | 499 kΩ                      | 1%             |                    |         |                   | 0805      | VISHAY             | CRCW0805499<br>KFKEA      | Resistor partitioning for<br>UVP, EOC, protection<br>setting                                             |
| п            | 17   | 1             | R6        | <b>2.7 M</b> Ω              | 1%             |                    |         |                   | 0805      | VISHAY             | CRCW08052M7<br>0FKEA      |                                                                                                          |
|              | 18   | 1             | CN2       | 8-way<br>screw<br>connector |                |                    |         |                   |           | TE<br>Connectivity | 282836-8                  | Connector for battery<br>and battery status<br>signals                                                   |
|              | 19   | 2             | C6, C7    | 100 nF                      | 10%            |                    |         | X7R               | 0603      | KEMET              | C0603C104K4R<br>AC        | Tank capacitor for<br>LDOs                                                                               |
| LDOs section | 21   | 2             | SW1, SW2  | 5-pin male<br>Stripline     |                |                    |         | Pitch<br>2.54 mm  | ТН        |                    |                           | Close 2 - 3: LDO<br>disabled<br>Close 1 - 2: LDO<br>enabled<br>Floating: external<br>control through CN3 |
|              | 23   | 1             | CN3       | 4-way<br>screw<br>connector |                |                    |         |                   |           | TE<br>Connectivity | 282836-4                  | Connector for LDOs enable connection                                                                     |

Table 4 Dill of antorial (a **۱**۲

Schematic and bill of material

AN4394

7/19

|          | Table 1. Bill of material (continued) |               |           |                 |                |                    |      |                   |         |              |                      |                                      |
|----------|---------------------------------------|---------------|-----------|-----------------|----------------|--------------------|------|-------------------|---------|--------------|----------------------|--------------------------------------|
| Sect.    | ltem                                  | Quan-<br>tity | Reference | Part /<br>value | Tolerance<br>% | Voltage<br>current | Watt | Technol.<br>info. | Package | Manufacturer | Manufacturer<br>code | More information                     |
|          | 25                                    | 1             | TP1       |                 |                |                    |      | True<br>hole      |         |              |                      | PV+ pin sensing and<br>soldering     |
|          | 26                                    | 1             | TP2       |                 |                |                    |      | True<br>hole      |         |              |                      | MPP pin sensing and<br>soldering     |
|          | 27                                    | 1             | TP3       |                 |                |                    |      | True<br>hole      |         |              |                      | MPP-SET pin sensing<br>and soldering |
| 5        | 28                                    | 1             | TP4       |                 |                |                    |      | True<br>hole      |         |              |                      | STORE pin sensing<br>and soldering   |
| st of te | 29                                    | 1             | TP5       |                 |                |                    |      | True<br>hole      |         |              |                      | ULP pin sensing and<br>soldering     |
| st poin  | 30                                    | 1             | TP6       |                 |                |                    |      | True<br>hole      |         |              |                      | EOC pin sensing and<br>soldering     |
| ts       | 31                                    | 1             | TP7       |                 |                |                    |      | True<br>hole      |         |              |                      | GND pin sensing and<br>soldering     |
|          | 32                                    | 1             | TP8       |                 |                |                    |      | True<br>hole      |         |              |                      | GND pin sensing and<br>soldering     |
|          | 33                                    | 1             | TP9       |                 |                |                    |      | True<br>hole      |         |              |                      | IN_LV pin sense<br>(for probe scope) |
|          | 34                                    | 1             | TP10      |                 |                |                    |      | True<br>hole      |         |              |                      | GND pin sensing (for probe scope)    |

8/19

DocID025512 Rev 2

## 2 System setup

The system setup that can be used for the evaluation of the SPV1050 device is shown in *Figure 4*:



#### Figure 4. Measurement system setup

The supply system emulates the I-V characteristic of a PV panel and it is composed by a power supply  $V_{GEN}$ , to determine  $V_{OC}$ , and a resistor  $R_{IN}$ , to determine  $I_{MP}$  and  $V_{MP}$ .

Considering the typical electrical parameters of a PV panel ( $V_{OC}$ ,  $V_{MP}$ ,  $I_{MP}$ ,  $I_{SC}$ ), the supply system has to be set as following:

- V<sub>GEN</sub> = V<sub>OC</sub>
- $R_{IN} = (V_{OC} V_{MP})/I_{MP}$

At the output stage a real battery can be connected to the BATT pin. The battery can be emulated by a power supply with a resistor ( $R_{BATT}$ ) in series.



## 3 Layout

From *Figure 5* to *Figure 7* show the component placement and the layout (top and bottom views) of the STEVAL-ISV019V1.



Figure 5. Layout - silkscreen view

Figure 6. Layout - top view







The following indications must be followed in the PCB routing:

The same ground plane has to connect the exposed pad and the pins PGND and GND.

The capacitor on the STORE pin must be placed as close as possible to the pin.

The capacitors on the LDO1 and LDO2 pins must be placed as close as possible to the respective pins.

Details on the recommended layout solution are shown in *Figure 8* and *Figure 9*.



Figure 9. Component placement detail





## 4 Component selection

This section describes the application rules to be followed for properly selecting the components around the SPV1050 device.

## 4.1 MPPT setting

The "Maximum Power Point" (MPP) is set through the input resistor partitioning R1, R2 and R3.

As a preliminary rule, the voltage on the MPP pin (V<sub>MPP</sub>), which depends on the voltage supplied by the selected source (V<sub>IN</sub>), must be  $\leq$  V<sub>UVP</sub> (which is set by the output resistor partitioning R3, R4, R5).

So, the following equation:

## **Equation 1**

$$V_{MPP} = V_{IN} \frac{R2 + R3}{R1 + R2 + R3} \le V_{UVP}$$

can be rewritten as follows:

## **Equation 2**

$$V_{UVP} \ge V_{OC(MAX)} \frac{R2 + R3}{R1 + R2 + R3}$$

 $V_{OC(MAX)}$  stands for the maximum voltage that the source can supply (open circuit voltage). Further, the MPP<sub>RATIO</sub> =  $V_{MPP}$  <sub>SET</sub>/ $V_{OC}$  is set by the following equation:

## **Equation 3**

$$V_{MPP\_SET} = V_{IN} \frac{R3}{R1 + R2 + R3}$$

$$\mathsf{MPP}_{\mathsf{RATIO}} \bullet \mathsf{V}_{\mathsf{OC}} = \frac{\mathsf{R3}}{\mathsf{R1} + \mathsf{R2} + \mathsf{R3}}$$

Finally, the leakage on the input resistor partitioning must be negligible, hence typically it must be:

## **Equation 4**

#### $10 \text{ M}\Omega \leq \text{R1} + \text{R2} + \text{R3} \leq 20 \text{ M}\Omega$

If the electrical characteristics of the selected source and battery are such that  $V_{OC(MAX)} \le V_{UVP}$ , the resistor R1 can be simply replaced by a short-circuit. Consequently, only R2 and R3 have to be selected for a proper setting of MPP<sub>RATIO</sub>.

For the PV panels the V<sub>MP</sub> is typically in the range between 70% and 80% of V<sub>OC</sub>. For the TEG the V<sub>MPP SET</sub> is equals to 50% of V<sub>OC</sub>, so the selection is R1 = 0 and R2 = R3.



## 4.2 Input capacitance

Every 16 seconds (typical) the SPV1050 device stops switching for 400 ms. During this time frame the input capacitor C1 is charged up to  $V_{OC}$  by the source: the voltage will rise according to the time constant (T1), which depends both on its capacitance and on the equivalent resistance  $R_{EQ}$  of the source.

In case of the PV panel source, assuming  $I_{MP(min)}$  as the minimum current at which the MPP must be guaranteed, the  $R_{EQ}$  can be calculated as follows:

## Equation 5

$$\mathsf{R}_{\mathsf{EQ}} = \frac{\mathsf{V}_{\mathsf{OC}} - \mathsf{V}_{\mathsf{MPP}}}{\mathsf{I}_{\mathsf{MP}(\mathsf{min})}} = \frac{\mathsf{V}_{\mathsf{OC}} \bullet (\mathsf{1} - \mathsf{MPP}_{\mathsf{RATIO}})}{\mathsf{I}_{\mathsf{MP}(\mathsf{min})}}$$

Consequently

**Equation 6** 

$$C1 \le \frac{T1}{R_{EQ}}$$

*Figure 10* and *Figure 11* show the effect of different value of the C1 on the time constant: too high capacitance might be not charged within the 400 ms time window affecting the MPPT precision.

## Figure 10. Input stage equivalent circuit





The default C1 = 4.7  $\mu$ F capacitance covers the most typical application cases. The energy extracted from the harvested source, and stored in the input capacitance, is transferred to the load by the DC-DC converter though the inductor. The energy extracted by the inductor depends by the sink current: the higher input currents cause higher voltage drop on the input capacitance and this may result a problem for low voltage (< 1 V) and high energy (> 20 mA) sources. In such application cases the input capacitance has to be increased or, alternatively the L1 inductance has to be reduced.

The SPV1050 performances might be further improved by reducing the time constant (e.g. reducing input capacitance) at very low input power.



## 4.3 Capacitance on MPP-REF pin

It's recommended to use C8 = 10 nF in most of the application cases.

## 4.3.1 Inductor selection

The SPV1050 device controls the switching of the integrated DC-DC by limiting the peak current flowing through the inductor L1.

L1 = 22  $\mu$ H covers the most typical application range: the lower is the series resistance of the selected inductor, the lower is its DC loss. The current capability of the selected inductor must be  $\geq$  200 mA.

## 4.3.2 Output voltage ripple

In case of battery with high series resistance and a fast load transient, the capacitor on the STORE pin may momentarily discharge and cause the undesired triggering of the  $V_{UVP}$  threshold, implying the battery disconnection.

Although the fast transient might be masked by a proper capacitance between the UVP and GND pins, if the battery has a low peak current capability, the voltage on the STORE pin may further drop down lower than  $V_{UVP}$ .

The drawback of a C<sub>UVP</sub> between UVP and GND pins is the related delay in the intervention of the end of charge protection. The consequent voltage overshoot on V<sub>STORE</sub> must be always lower than the AMR of the STORE pin (5.5 V); the worst case to be considered is at maximum input power and the STORE pin in the open load.

Increasing the capacitance on the STORE pin has the drawback of affecting the output time constant and consequently delays the startup time. The same capacitor might be placed in parallel to the battery, on the BATT pin.

The selection of the battery and of the output capacitance on the STORE pin (C9) is strictly related to the following application parameters:

- The series resistance of the battery (R<sub>BATT</sub>)
- The EOC threshold (V<sub>EOC</sub>) and the UVP threshold (V<sub>UVP</sub>)
- The maximum load current (I<sub>LOAD(MAX)</sub>)
- The T<sub>LOAD(ON)</sub>, how long the load sink I<sub>LOAD(MAX)</sub>
- The maximum allowed voltage drop on LDOs outputs (V<sub>DROP(MAX)</sub>)

The maximum current that can be supplied to the load is the sum of the currents that can be supplied by the battery ( $I_{BATT(MAX)}$ ) and by the C9 ( $I_{STORE}$ ):

## **Equation 7**

$$I_{LOAD(MAX)} = I_{BATT(MAX)} + I_{STORE}$$

The maximum current that the battery can supply without triggering the UVP threshold is:

## **Equation 8**

$$I_{BATT(MAX)} = \frac{V_{BATT} - V_{UVP}}{R_{BATT}}$$

DocID025512 Rev 2



The amount of charge that the C9 can supply is:

## **Equation 9**

$$Q9 = C9 \cdot V_{DROP(MAX)}$$

Considering that  $I = C \cdot dV/dt$ , it follows:

## Equation 10

$$I_{BATT(MAX)} = I_{LOAD(MAX)} - \frac{C_{STORE} \bullet V_{DROP(MAX)}}{T_{LOAD(ON)}}$$

Thus:

## **Equation 11**

$$C_{\text{STORE}} \ge T_{\text{LOAD(ON)}} \bullet \frac{I_{\text{LOAD(MAX)}} - I_{\text{BATT(MAX)}}}{V_{\text{DROP(MAX)}}}$$

## 4.3.3 UVP and EOC setting

The pins UVP and EOC have to be connected to the STORE pin by the resistor partitioning R4, R5 and R6 to setup the related thresholds by scaling down those voltage values and by comparing them with the internal voltage reference set at 1.23 V.

The design rules to setup the R4, R5 and R6 are the following:

## **Equation 12**

$$V_{BG} = V_{UVP} - \frac{R5+R6}{R4+R5+R6}$$

**Equation 13** 

$$V_{BG} = V_{EOC} \quad \frac{R6}{R4 + R5 + R6}$$

Further, in order to minimize the leakage due to the output resistor partitioning it has to be typically:

## **Equation 14**

$$10 \ \mathsf{M}\Omega \leq \mathsf{R4} + \mathsf{R5} + \mathsf{R6} \leq 20 \ \mathsf{M}\Omega$$



## 5 Board description

The STEVAL-ISV019V1 has a full set of connectors, jumpers and switches as described below:

|        | CN1 pin | number |  |  |  |  |
|--------|---------|--------|--|--|--|--|
|        | 1       | 2      |  |  |  |  |
| Signal | INPUT+  | INPUT- |  |  |  |  |

## Table 2. CN1 connector

## Table 3. CN2 connector

|                       |       | CN2 pin number |      |     |      |     |          |          |
|-----------------------|-------|----------------|------|-----|------|-----|----------|----------|
|                       | 1     | 2              | 3    | 4   | 5    | 6   | 7        | 8        |
| SPV1050<br>pin signal | VBATT | GND            | LDO2 | GND | LDO1 | GND | BATT-CON | BATT-CHG |

- V<sub>BATT</sub>: connect this pin to the positive of the battery.
- LDO2: connect this pin to the load to be supplied at 3.3 V.
- LDO1: connect this pin to the load to be supplied at 1.8 V.
- BATT-CON: output logic pin for battery connection monitoring. Please notice that this is an open drain pin, which has to be pulled up by a resistor (typically 10 MΩ) to a voltage rail lower than V<sub>STORE</sub>.
- BATT-CHG: output logic pin for battery charging status monitoring. Please notice that this is an open drain pin, which has to be pulled up by a resistor (typically 10 MΩ) to a voltage rail lower than V<sub>STORE</sub>.

| Table | 4. | CN3 | connector |
|-------|----|-----|-----------|
|-------|----|-----|-----------|

|                    |         | CN3 pin number |     |         |  |  |  |
|--------------------|---------|----------------|-----|---------|--|--|--|
|                    | 1       | 2              | 3   | 4       |  |  |  |
| SPV1050 pin signal | LDO1_EN | GND            | GND | LDO2_EN |  |  |  |

- LDO1\_EN: input logic pin to enable/disable the LDO1. Connect this pin to the control signal from the microcontroller.
- LDO2\_EN: input logic pin to enable/disable the LDO2. Connect this pin to the control signal from the microcontroller.



|                    | CN4 pin number |     |  |  |  |  |  |
|--------------------|----------------|-----|--|--|--|--|--|
|                    | 1              | 2   |  |  |  |  |  |
| SPV1050 pin signal | STORE          | GND |  |  |  |  |  |

## Table 5. CN4 connector

- STORE: connect this pin to the tank capacitor C<sub>STORE</sub>.
- GND: system ground.

The MPPT function can be disabled by pulling up the pin MPP-SET and unsoldering the resistor R2. In this case the duty cycle of the switching converter will be regulated according to the fixed end of charge voltage connected to the J3.

|          | J1                                   | J2                                                           | J3                                                                                       |
|----------|--------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Function | LEAVE IT OPEN<br>(signal monitoring) | OPEN: MPPT ENABLED<br>CLOSE: MPPT<br>DISABLED <sup>(1)</sup> | LEAVE OPEN IF J2 IS OPEN.<br>CONNECT TO EXTERNAL<br>REFERENCE VOLTAGE IF J2 IS<br>CLOSED |

## Table 6. J1, J2, J3: enable/disable MPPT

1. The R2 must be unsoldered.

#### Table 7. SW1, SW2: enable/disable LDOs

|          | SW1                                                                                             | SW2                                                                                             |
|----------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Function | CLOSE 3 - 4: LDO1 DISABLED<br>CLOSE 2 - 3: LDO1 ENABLED<br>FLOATING: EXTERNAL CONTROL BY<br>CN3 | CLOSE 3 - 4: LDO2 DISABLED<br>CLOSE 2 - 3: LDO2 ENABLED<br>FLOATING: EXTERNAL CONTROL BY<br>CN3 |



# 6 Revision history

| Date        | Revision | Changes                                                               |
|-------------|----------|-----------------------------------------------------------------------|
| 15-May-2014 | 1        | Initial release.                                                      |
| 16-Jun-2016 | 2        | Updated Section 4.3.2: Output voltage ripple on page 14 (added test). |

Table 8. Document revision history



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved



DocID025512 Rev 2