# 65 W QR USB PD adaptor reference design based on VIPERGAN65 and SRK1004 Fully assembled board developed for performance evaluation only, #### **Product summary** 65 W QR USB PD adaptor reference STDFSdesign based on VIPGAN65F VIPerGaN65 and SRK1004 Advanced quasiresonant offline high voltage VIPERGAN65TR converter with Emode GaN HEMT Synchronous rectifier controller for non-SRK1004DTR complementary active clamp flyback converter Stand-alone USB STUSB4761QTR PD controller (with integrated CC/CV) Automotive 400 W, SM4T26CAY 22 V TVS in SMA Applications Flyback converter #### **Features** - Input voltage range: Universal AC from 90 to 264 Vac with 47 to 63 Hz frequency - Output voltage: single type-C output from 5 to 20 Vdc - Maximum output power 65 W - Efficiency standards: meet CoC tier 2 and DoE level 6 efficiency requirements - Peak efficiency: 94% @ 230 Vac input, 92.3% @ 90 Vac input - Support for USB PD 3.0 - EMC compliant: CISPR32B/EN55032B ### **Description** The STDES-VIPGAN65F is a 65 W USB Type-C® power delivery 3.0 adapter reference design. It is an isolated power supply with a standalone USB PD controller. The evaluation board implements at the primary side a quasi-resonant flyback converter based on the VIPERGAN65 HV converter with optocoupler feedback for voltage regulation. This controller combines a high-performance low-voltage PWM controller chip with a 650 V HV startup cell in the same package. The advanced power management with the low quiescent helps to achieve low standby consumptions. At the secondary side, to increase the system efficiency, the rectification is based on the SRK1004 adaptive synchronous rectification controller. Also on the secondary side, the CC/CV regulation loop drives the power regulation stage and the USB Type-C\$ PD interface is based on the STUSB4761 controller. This controller offers the benefits of a full hardware USB PD stack allowing robust, deterministic, and safe negotiation in line with USB PD standards. The evaluation board implements a robust adapter protected for output overvoltage, output undervoltage, output overpower and output short-circuit. This reference design, based on STMicroelectronics semiconductors, helps designers to develop adapters with a short bill of materials to obtain a cost-effective and fast design. ## 1 Electrical characteristics **Table 1. Electrical characteristics** | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | |---------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|------------|-----|------| | | | Input | parameters | | | | | V <sub>IN</sub> | Input Line Voltage | | 90 | 115 / 230 | 264 | Vrms | | f <sub>LINE</sub> | Input Line Frequency | | 47 | 50 / 60 | 63 | Hz | | P <sub>STBY</sub> | No Load Input<br>Power-5Vout | VIN = 115 V <sub>RMS</sub> , IOUT<br>= 0 A<br>VIN = 230 V <sub>RMS</sub> , IOUT<br>= 0 A | | 30<br>40 | | mW | | P <sub>STBY</sub> | No Load Input<br>Power-9Vout | VIN = 115 V <sub>RMS</sub> , IOUT<br>= 0 A 50<br>VIN = 230 V <sub>RMS</sub> , IOUT<br>= 0 A | | | mW | | | P <sub>STBY</sub> | No Load Input<br>Power-12Vout | VIN = 115 V <sub>RMS</sub> , IOUT<br>= 0 A 60<br>VIN = 230 V <sub>RMS</sub> , IOUT<br>= 0 A | | mW | | | | P <sub>STBY</sub> | No Load Input<br>Power-15Vout | VIN = 115 V <sub>RMS</sub> , IOUT<br>= 0 A 90<br>VIN = 230 V <sub>RMS</sub> , IOUT<br>= 0 A | | | mW | | | P <sub>STBY</sub> | No Load Input<br>Power-20Vout | VIN = 115 V <sub>RMS</sub> , IOUT<br>= 0 A<br>VIN = 230 V <sub>RMS</sub> , IOUT<br>= 0 A | | 120<br>150 | | mW | | | ' | Output Para | meters-5V Setting | ) | ' | ' | | | Output Voltage | $VIN = 90 V_{RMS}^{264}$ $V_{RMS}$ $IOUT = 0A^{3}A$ | | 5 | | V | | Vout | Output Voltage Ripple | Peak to Peak Value with 20MHz bandwidth | | 30 | 70 | mV | | I <sub>out</sub> | Output Current | | 0 | | 3 | Α | | P <sub>out</sub> | Continuous Output<br>Power | | 0 | | 15 | W | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 115 VAC and<br>measured at Type-C<br>receptacle on the board | | 90.0 | | % | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 230 VAC and<br>measured at Type-C<br>receptacle on the board | | 84.6 | | % | | | | Output Para | meters-9V Setting | ] | | | | Vout | Output Voltage | VIN = 90 V <sub>RMS</sub> ~264<br>V <sub>RMS</sub> | | 9 | | V | | V <sub>ripple</sub> | Output Voltage Ripple | Peak to Peak Value with 20MHz bandwidth | | 35 | 50 | mV | | l <sub>out</sub> | Output Current | | 0 | | 3 | Α | | | | 1 | I. | 1 | 1 | 1 | DB5387 - Rev 1 page 2/8 | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | | |---------------------|--------------------------------------------------------|-----------------------------------------------------------------------|-------------------|------|------|------|--| | P <sub>out</sub> | Continuous Output<br>Power | 0 | | | 27 | W | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 115 VAC and measured at Type-C receptacle on the board 92.2 | | | % | | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 230 VAC and<br>measured at Type-C<br>receptacle on the board | | 88.4 | | % | | | | | Output Paran | neters-12V Settir | ng | | | | | Vout | Output Voltage | $VIN = 90 V_{RMS} \sim 264$ $V_{RMS}$ $IOUT = 0A \sim 3A$ | | | V | | | | V <sub>ripple</sub> | Output Voltage Ripple | Peak to Peak Value with 20MHz bandwidth | | 40 | 70 | mV | | | l <sub>out</sub> | Output Current | | 0 | | 3 | Α | | | P <sub>out</sub> | Continuous Output<br>Power | | 0 | | 36 | W | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 115 VAC and measured at Type-C 92 receptacle on the board | | 92.6 | | % | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 230 VAC and<br>measured at Type-C<br>receptacle on the board | | 89.9 | | % | | | | | Output Paran | neters-15V Settir | ng | | · | | | Vout | Output Voltage | VIN = 90 V <sub>RMS</sub> ~264<br>V <sub>RMS</sub><br>IOUT = 0A~3A | | 15 | | V | | | V <sub>ripple</sub> | Output Voltage Ripple | Peak to Peak Value<br>with 20MHz bandwidth | | 40 | 50 | mV | | | l <sub>out</sub> | Output Current | | 0 | | 3 | Α | | | P <sub>out</sub> | Continuous Output<br>Power | 0 | | | 45 | W | | | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 115 VAC and<br>measured at Type-C<br>receptacle on the board | | 92.7 | | % | | | ηa <sub>ve</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 230 VAC and<br>measured at Type-C<br>receptacle on the board | | 90.5 | | % | | | | ' | Output Paran | neters-20V Settir | ng | ' | ' | | | Vout | Output Voltage | VIN = 90 V <sub>RMS</sub> ~264<br>V <sub>RMS</sub><br>IOUT = 0A~3.25A | | 20 | | V | | | V <sub>ripple</sub> | Output Voltage Ripple | Peak to Peak Value with 20MHz bandwidth | h 40 50 | | 50 | mV | | | I <sub>out</sub> | Output Current | | 0 | | 3.25 | Α | | | P <sub>out</sub> | Continuous Output<br>Power | | 0 | | 65 | W | | DB5387 - Rev 1 page 3/8 | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | |----------------------------|--------------------------------------------------------|-----------------------------------------------------------------|------------------------|------|-----|------| | η <sub>ave</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 115 VAC and<br>measured at Type-C<br>receptacle on the board | | 92.8 | | % | | η <sub>ave</sub> | 4-Point average efficiency 25%, 50%, 75% and 100% load | At 230 VAC and<br>measured at Type-C<br>receptacle on the board | | 91.9 | | % | | Ambient and Emi parameters | | | | | | | | T <sub>AMB</sub> | Ambient temperature | Free convection nsea level | 0 | 25 | 40 | °C | | EMI | Conducted EMI | | Meets CISPR32B/EN55032 | | | | DB5387 - Rev 1 page 4/8 ## 2 Overview ACIAMP Cout RLoad ACIAMP COUT COUT RIVER ROUP ROUP COUT RIVER ROUP COUT RIVER ROUP COUT CO Figure 1. STDES-VIPGAN65F architecture block diagram DB5387 - Rev 1 page 5/8 Figure 2. STDES-VIPGAN65F circuit schematic ### **Revision history** Table 2. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 22-Nov-2024 | 1 | Initial release. | DB5387 - Rev 1 page 7/8 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DB5387 - Rev 1 page 8/8