

# ST33K1M5A ST33K1M2A ST33K1M0A ST33K768A ST33K512A

Data brief

Automotive, high-speed secure MCU with 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M35P CPU with SWP, ISO, SPI and I<sup>2</sup>C interfaces, and high-density flash memory





VFDFPN8, wettable flank, 5 × 6 mm

TSSOP20, 6.5 × 4.4 mm



UFQFPN32, wettable flank, 5 mm × 5 mm × 0.55 mm

| Product summary |                            |  |
|-----------------|----------------------------|--|
| ST33KxxxA       | NVM size (in<br>Kilobytes) |  |
| ST33K1M5A       | 1534                       |  |
| ST33K1M2A       | 1280                       |  |
| ST33K1M0A       | 1024                       |  |
| ST33K768A       | 768                        |  |
| ST33K512A       | 512                        |  |

#### **Features**

AEC-Q100 Grade 2 qualified



#### **Hardware features**

- Arm® Cortex®-M35P 32-bit RISC core cadenced at 63 MHz
- Operating temperature range: –40 °C to 105 °C
- 2 Kbytes of cache memory
- Up to 1.5 Mbytes of user flash memory
- 64 Kbytes of user RAM
- External interfaces
  - Two ISO/IEC 7816-3 interfaces supporting the T=0 and T=1 protocols (slave mode)
  - Single-wire protocol (SWP) slave interface (ETSI 102613 compliant)
  - Serial peripheral interface (SPI) master (up to 15 MHz) and slave (up to 48 MHz)
  - Master/slave I<sup>2</sup>C interface up to 1 Mb/s
- Three 16-bit timers with interrupt capability
- Permanent timer in low-power standby mode
- Watchdog timer
- Ten multiplexed general-purpose I/Os
- Class C (1.8 V), Class B (3 V) and 3.3 V supply voltage ranges
- Current consumption compatible with GSM and ETSI TS 102 221 release 12 and beyond
- Contact assignment compatible with ISO/IEC 7816-2
- ESD protection greater than 4 kV (HBM)
- Delivery forms:
  - Wettable flank VFDFPN8 (5 × 6 mm), TSSOP20 (6.5 × 4.4 mm) and wettable flank UFQFPN32 (5 mm × 5 mm × 0.55 mm) ECOPACKcompliant packages

## Security features

- Platform and flash memory loader security certification target: Common Criteria
- Hardware security-enhanced DES accelerator
- Hardware security-enhanced AES accelerator
- Optional hardware security-enhanced SM4 accelerator
- NESCRYPT LLP coprocessor for public key cryptography algorithm
- 16- and 32-bit CRC calculation block (such as ISO 13239 and IEEE 802.3)
- Active shield
- · Highly efficient protection against faults
- True random number generator



### Software features

- · Secure flash memory loader with high-speed downloading and post-delivery loading ability
- Optional security-certified cryptographic library "NesLib"

## **Applications**

- Java<sup>®</sup> Card applications
- Single- and dual-interface embedded SIM (eSIM) for automotive
- 5G-compliant
- Generic embedded secure element (eSE)

DB4454 - Rev 2 page 2/6



## 1 Description

The ST33KxxxA is a serial access microcontroller designed for secure applications in the automotive environment. It incorporates the most recent generation of Arm® processors for embedded secure systems. Its Cortex®-M35P 32-bit RISC core includes additional security features to help protect against advanced forms of attack.

The ST33KxxxA provides high performance thanks to a fast Cortex<sup>®</sup>-M35P processor, cryptographic accelerators and improved flash memory operations.

Cadenced at 63 MHz, the Cortex<sup>®</sup>-M35P core brings great performance and excellent code density thanks to the Thumb<sup>®</sup>-2 instruction set.

Strong and multiple fault protection mechanisms ensure a guaranteed high-detection coverage that facilitates the development of highly secure software. This is achieved by using two CPUs in Lockstep mode, error detection in sensitive memories and hardware logic.

The ST33KxxxA offers two serial communication slave interfaces fully compatible with the ISO/IEC 7816-3 standard (T=0, T=1) and a single-wire protocol (SWP) slave interface for communication with a near field communication (NFC) router in secure element (SE) applications. The device also includes a master/slave serial peripheral interface (SPI) as well as an inter-integrated circuit (I²C) master/slave interface for communication. The slave SPI runs at up to 48 MHz and the master SPI at up to 15 MHz while the slave I²C Fast-mode Plus interface operates at up to 1 Mbit/s and the master I²C Fast-mode plus at up to 1 Mbit/s.

Three general-purpose 16-bit timers as well as a watchdog timer are available.

One permanent timer (PMT) with a count capability in low-power mode is available.

The ST33KxxxA features hardware accelerators for advanced cryptographic functions. The EDES+ peripheral provides a secure DES (data encryption standard) algorithm implementation, while the NESCRYPT LLP cryptoprocessor efficiently supports the public key algorithm. The AES (advanced encryption standard) and SM4 peripherals ensure secure and fast AES and SM4 algorithm implementations.

The ST33KxxxA operates in the -40 °C to 105 °C temperature range and 1.8 V, 3 V and 3.3 V supply voltage ranges.

In terms of application, STMicroelectronics offers the following optional software package:

NesLib cryptographic library

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm



DB4454 - Rev 2 page 3/6

Software development tool description

# 2 Software development tool description

Dedicated Cortex®-M35P software development tools are provided by Arm® and Keil®. The documentation is available on the Arm® and Keil® websites.

Moreover, STMicroelectronics provides:

- A time-accurate hardware emulator controlled by the Keil<sup>®</sup> debugger and the STMicroelectronics development environment.
- A complete product simulator.
- A secure flash memory loader with high-speed software downloading capability and post-delivery loading ability in accordance with protection profile BSI-CC-PP-0084-2014 including Loader Package 2, and the ANSSI note ANSSI-CC-NOTE-06/2.0.

DB4454 - Rev 2 page 4/6



# **Revision history**

**Table 1. Document revision history** 

| Date        | Revision | Changes                        |
|-------------|----------|--------------------------------|
| 26-Mar-2021 | 1        | Initial release.               |
| 17-Nov-2022 | 2        | Updated Section 1 Description. |

DB4454 - Rev 2 page 5/6



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DB4454 - Rev 2 page 6/6